MSC_TypeDef Struct ReferenceDevices > MSC
MSC Register Declaration
       Definition at line
       
        49
       
       of file
       
        efr32fg12p_msc.h
       
       .
      
      
       #include <
       
     
        efr32fg12p_msc.h
       
       >
      
         Data Fields | 
       |
| __IOM uint32_t | AAPUNLOCKCMD | 
| __IOM uint32_t | ADDRB | 
| __IOM uint32_t | BANKSWITCHLOCK | 
| __IOM uint32_t | BOOTLOADERCTRL | 
| __IOM uint32_t | CACHECMD | 
| __IOM uint32_t | CACHECONFIG0 | 
| __IM uint32_t | CACHEHITS | 
| __IM uint32_t | CACHEMISSES | 
| __IOM uint32_t | CMD | 
| __IOM uint32_t | CTRL | 
| __IOM uint32_t | IEN | 
| __IM uint32_t | IF | 
| __IOM uint32_t | IFC | 
| __IOM uint32_t | IFS | 
| __IOM uint32_t | LOCK | 
| __IOM uint32_t | MASSLOCK | 
| __IOM uint32_t | RAMCTRL | 
| __IOM uint32_t | READCTRL | 
| uint32_t | RESERVED0 [1U] | 
| uint32_t | RESERVED1 [4U] | 
| uint32_t | RESERVED2 [1U] | 
| uint32_t | RESERVED3 [1U] | 
| uint32_t | RESERVED4 [4U] | 
| uint32_t | RESERVED5 [6U] | 
| uint32_t | RESERVED6 [25U] | 
| __IOM uint32_t | STARTUP | 
| __IM uint32_t | STATUS | 
| __IOM uint32_t | WDATA | 
| __IOM uint32_t | WRITECMD | 
| __IOM uint32_t | WRITECTRL | 
Field Documentation
| __IOM uint32_t MSC_TypeDef::AAPUNLOCKCMD | 
Software Unlock AAP Command Register
        Definition at line
        
         81
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::ADDRB | 
Page Erase/Write Address Buffer
        Definition at line
        
         54
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::BANKSWITCHLOCK | 
Bank Switching Lock Register
        Definition at line
        
         76
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::BOOTLOADERCTRL | 
Bootloader Read and Write Enable, Write Once Register
        Definition at line
        
         80
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::CACHECMD | 
Flash Cache Command Register
        Definition at line
        
         65
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::CACHECONFIG0 | 
Cache Configuration Register 0
        Definition at line
        
         82
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IM uint32_t MSC_TypeDef::CACHEHITS | 
Cache Hits Performance Counter
        Definition at line
        
         66
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IM uint32_t MSC_TypeDef::CACHEMISSES | 
Cache Misses Performance Counter
        Definition at line
        
         67
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::CMD | 
Command Register
        Definition at line
        
         77
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::CTRL | 
Memory System Control Register
        Definition at line
        
         50
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::IEN | 
Interrupt Enable Register
        Definition at line
        
         63
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IM uint32_t MSC_TypeDef::IF | 
Interrupt Flag Register
        Definition at line
        
         60
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::IFC | 
Interrupt Flag Clear Register
        Definition at line
        
         62
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::IFS | 
Interrupt Flag Set Register
        Definition at line
        
         61
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::LOCK | 
Configuration Lock Register
        Definition at line
        
         64
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::MASSLOCK | 
Mass Erase Lock Register
        Definition at line
        
         70
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::RAMCTRL | 
RAM Control Enable Register
        Definition at line
        
         85
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::READCTRL | 
Read Control Register
        Definition at line
        
         51
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED0[1U] | 
Reserved for future use
        Definition at line
        
         55
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED1[4U] | 
Reserved for future use
        Definition at line
        
         59
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED2[1U] | 
Reserved for future use
        Definition at line
        
         69
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED3[1U] | 
Reserved for future use
        Definition at line
        
         72
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED4[4U] | 
Reserved for future use
        Definition at line
        
         75
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED5[6U] | 
Reserved for future use
        Definition at line
        
         79
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| uint32_t MSC_TypeDef::RESERVED6[25U] | 
Reserved for future use
        Definition at line
        
         84
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::STARTUP | 
Startup Control
        Definition at line
        
         73
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IM uint32_t MSC_TypeDef::STATUS | 
Status Register
        Definition at line
        
         57
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::WDATA | 
Write Data Register
        Definition at line
        
         56
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::WRITECMD | 
Write Command Register
        Definition at line
        
         53
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
| __IOM uint32_t MSC_TypeDef::WRITECTRL | 
Write Control Register
        Definition at line
        
         52
        
        of file
        
         efr32fg12p_msc.h
        
        .
       
The documentation for this struct was generated from the following file:
- 
       C:/repos/embsw_super_h1/platform/Device/SiliconLabs/EFR32FG12P/Include/
       
efr32fg12p_msc.h