DEVINFO Bit FieldsDevices > Device Information and Calibration

Macros

#define _DEVINFO_ADC0CAL0_GAIN1V25_MASK 0x7F00UL
#define _DEVINFO_ADC0CAL0_GAIN1V25_SHIFT 8
#define _DEVINFO_ADC0CAL0_GAIN2V5_MASK 0x7F000000UL
#define _DEVINFO_ADC0CAL0_GAIN2V5_SHIFT 24
#define _DEVINFO_ADC0CAL0_MASK 0x7FFF7FFFUL
#define _DEVINFO_ADC0CAL0_NEGSEOFFSET1V25_MASK 0xF0UL
#define _DEVINFO_ADC0CAL0_NEGSEOFFSET1V25_SHIFT 4
#define _DEVINFO_ADC0CAL0_NEGSEOFFSET2V5_MASK 0xF00000UL
#define _DEVINFO_ADC0CAL0_NEGSEOFFSET2V5_SHIFT 20
#define _DEVINFO_ADC0CAL0_OFFSET1V25_MASK 0xFUL
#define _DEVINFO_ADC0CAL0_OFFSET1V25_SHIFT 0
#define _DEVINFO_ADC0CAL0_OFFSET2V5_MASK 0xF0000UL
#define _DEVINFO_ADC0CAL0_OFFSET2V5_SHIFT 16
#define _DEVINFO_ADC0CAL1_GAIN5VDIFF_MASK 0x7F000000UL
#define _DEVINFO_ADC0CAL1_GAIN5VDIFF_SHIFT 24
#define _DEVINFO_ADC0CAL1_GAINVDD_MASK 0x7F00UL
#define _DEVINFO_ADC0CAL1_GAINVDD_SHIFT 8
#define _DEVINFO_ADC0CAL1_MASK 0x7FFF7FFFUL
#define _DEVINFO_ADC0CAL1_NEGSEOFFSET5VDIFF_MASK 0xF00000UL
#define _DEVINFO_ADC0CAL1_NEGSEOFFSET5VDIFF_SHIFT 20
#define _DEVINFO_ADC0CAL1_NEGSEOFFSETVDD_MASK 0xF0UL
#define _DEVINFO_ADC0CAL1_NEGSEOFFSETVDD_SHIFT 4
#define _DEVINFO_ADC0CAL1_OFFSET5VDIFF_MASK 0xF0000UL
#define _DEVINFO_ADC0CAL1_OFFSET5VDIFF_SHIFT 16
#define _DEVINFO_ADC0CAL1_OFFSETVDD_MASK 0xFUL
#define _DEVINFO_ADC0CAL1_OFFSETVDD_SHIFT 0
#define _DEVINFO_ADC0CAL2_MASK 0x000000FFUL
#define _DEVINFO_ADC0CAL2_NEGSEOFFSET2XVDD_MASK 0xF0UL
#define _DEVINFO_ADC0CAL2_NEGSEOFFSET2XVDD_SHIFT 4
#define _DEVINFO_ADC0CAL2_OFFSET2XVDD_MASK 0xFUL
#define _DEVINFO_ADC0CAL2_OFFSET2XVDD_SHIFT 0
#define _DEVINFO_ADC0CAL3_MASK 0x0000FFF0UL
#define _DEVINFO_ADC0CAL3_TEMPREAD1V25_MASK 0xFFF0UL
#define _DEVINFO_ADC0CAL3_TEMPREAD1V25_SHIFT 4
#define _DEVINFO_ADC1CAL0_GAIN1V25_MASK 0x7F00UL
#define _DEVINFO_ADC1CAL0_GAIN1V25_SHIFT 8
#define _DEVINFO_ADC1CAL0_GAIN2V5_MASK 0x7F000000UL
#define _DEVINFO_ADC1CAL0_GAIN2V5_SHIFT 24
#define _DEVINFO_ADC1CAL0_MASK 0x7FFF7FFFUL
#define _DEVINFO_ADC1CAL0_NEGSEOFFSET1V25_MASK 0xF0UL
#define _DEVINFO_ADC1CAL0_NEGSEOFFSET1V25_SHIFT 4
#define _DEVINFO_ADC1CAL0_NEGSEOFFSET2V5_MASK 0xF00000UL
#define _DEVINFO_ADC1CAL0_NEGSEOFFSET2V5_SHIFT 20
#define _DEVINFO_ADC1CAL0_OFFSET1V25_MASK 0xFUL
#define _DEVINFO_ADC1CAL0_OFFSET1V25_SHIFT 0
#define _DEVINFO_ADC1CAL0_OFFSET2V5_MASK 0xF0000UL
#define _DEVINFO_ADC1CAL0_OFFSET2V5_SHIFT 16
#define _DEVINFO_ADC1CAL1_GAIN5VDIFF_MASK 0x7F000000UL
#define _DEVINFO_ADC1CAL1_GAIN5VDIFF_SHIFT 24
#define _DEVINFO_ADC1CAL1_GAINVDD_MASK 0x7F00UL
#define _DEVINFO_ADC1CAL1_GAINVDD_SHIFT 8
#define _DEVINFO_ADC1CAL1_MASK 0x7FFF7FFFUL
#define _DEVINFO_ADC1CAL1_NEGSEOFFSET5VDIFF_MASK 0xF00000UL
#define _DEVINFO_ADC1CAL1_NEGSEOFFSET5VDIFF_SHIFT 20
#define _DEVINFO_ADC1CAL1_NEGSEOFFSETVDD_MASK 0xF0UL
#define _DEVINFO_ADC1CAL1_NEGSEOFFSETVDD_SHIFT 4
#define _DEVINFO_ADC1CAL1_OFFSET5VDIFF_MASK 0xF0000UL
#define _DEVINFO_ADC1CAL1_OFFSET5VDIFF_SHIFT 16
#define _DEVINFO_ADC1CAL1_OFFSETVDD_MASK 0xFUL
#define _DEVINFO_ADC1CAL1_OFFSETVDD_SHIFT 0
#define _DEVINFO_ADC1CAL2_MASK 0x000000FFUL
#define _DEVINFO_ADC1CAL2_NEGSEOFFSET2XVDD_MASK 0xF0UL
#define _DEVINFO_ADC1CAL2_NEGSEOFFSET2XVDD_SHIFT 4
#define _DEVINFO_ADC1CAL2_OFFSET2XVDD_MASK 0xFUL
#define _DEVINFO_ADC1CAL2_OFFSET2XVDD_SHIFT 0
#define _DEVINFO_ADC1CAL3_MASK 0x0000FFF0UL
#define _DEVINFO_ADC1CAL3_TEMPREAD1V25_MASK 0xFFF0UL
#define _DEVINFO_ADC1CAL3_TEMPREAD1V25_SHIFT 4
#define _DEVINFO_AUXHFRCOCAL0_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL0_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL0_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL0_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL0_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL0_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL0_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL0_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL0_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL0_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL0_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL0_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL0_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL0_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL0_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL0_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL0_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL10_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL10_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL10_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL10_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL10_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL10_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL10_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL10_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL10_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL10_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL10_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL10_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL10_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL10_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL10_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL10_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL10_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL11_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL11_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL11_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL11_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL11_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL11_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL11_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL11_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL11_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL11_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL11_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL11_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL11_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL11_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL11_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL11_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL11_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL12_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL12_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL12_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL12_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL12_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL12_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL12_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL12_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL12_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL12_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL12_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL12_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL12_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL12_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL12_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL12_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL12_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL13_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL13_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL13_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL13_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL13_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL13_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL13_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL13_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL13_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL13_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL13_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL13_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL13_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL13_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL13_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL13_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL13_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL14_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL14_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL14_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL14_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL14_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL14_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL14_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL14_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL14_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL14_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL14_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL14_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL14_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL14_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL14_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL14_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL14_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL3_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL3_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL3_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL3_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL3_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL3_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL3_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL3_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL3_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL3_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL3_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL3_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL3_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL3_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL3_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL3_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL3_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL6_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL6_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL6_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL6_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL6_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL6_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL6_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL6_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL6_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL6_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL6_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL6_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL6_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL6_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL6_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL6_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL6_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL7_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL7_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL7_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL7_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL7_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL7_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL7_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL7_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL7_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL7_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL7_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL7_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL7_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL7_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL7_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL7_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL7_VREFTC_SHIFT 28
#define _DEVINFO_AUXHFRCOCAL8_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_AUXHFRCOCAL8_CLKDIV_SHIFT 25
#define _DEVINFO_AUXHFRCOCAL8_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_AUXHFRCOCAL8_CMPBIAS_SHIFT 21
#define _DEVINFO_AUXHFRCOCAL8_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_AUXHFRCOCAL8_FINETUNING_SHIFT 8
#define _DEVINFO_AUXHFRCOCAL8_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_AUXHFRCOCAL8_FINETUNINGEN_SHIFT 27
#define _DEVINFO_AUXHFRCOCAL8_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_AUXHFRCOCAL8_FREQRANGE_SHIFT 16
#define _DEVINFO_AUXHFRCOCAL8_LDOHP_MASK 0x1000000UL
#define _DEVINFO_AUXHFRCOCAL8_LDOHP_SHIFT 24
#define _DEVINFO_AUXHFRCOCAL8_MASK 0xFFFF3F7FUL
#define _DEVINFO_AUXHFRCOCAL8_TUNING_MASK 0x7FUL
#define _DEVINFO_AUXHFRCOCAL8_TUNING_SHIFT 0
#define _DEVINFO_AUXHFRCOCAL8_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_AUXHFRCOCAL8_VREFTC_SHIFT 28
#define _DEVINFO_CAL_CRC_MASK 0xFFFFUL
#define _DEVINFO_CAL_CRC_SHIFT 0
#define _DEVINFO_CAL_MASK 0x00FFFFFFUL
#define _DEVINFO_CAL_TEMP_MASK 0xFF0000UL
#define _DEVINFO_CAL_TEMP_SHIFT 16
#define _DEVINFO_CSENGAINCAL_GAINCAL_MASK 0xFFUL
#define _DEVINFO_CSENGAINCAL_GAINCAL_SHIFT 0
#define _DEVINFO_CSENGAINCAL_MASK 0x000000FFUL
#define _DEVINFO_CURRMON5V_MASK 0x00000000UL
#define _DEVINFO_CUSTOMINFO_MASK 0xFFFF0000UL
#define _DEVINFO_CUSTOMINFO_PARTNO_MASK 0xFFFF0000UL
#define _DEVINFO_CUSTOMINFO_PARTNO_SHIFT 16
#define _DEVINFO_DCDCLNVCTRL0_1V2LNATT0_MASK 0xFFUL
#define _DEVINFO_DCDCLNVCTRL0_1V2LNATT0_SHIFT 0
#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT0_MASK 0xFF00UL
#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT0_SHIFT 8
#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT1_MASK 0xFF0000UL
#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT1_SHIFT 16
#define _DEVINFO_DCDCLNVCTRL0_3V0LNATT1_MASK 0xFF000000UL
#define _DEVINFO_DCDCLNVCTRL0_3V0LNATT1_SHIFT 24
#define _DEVINFO_DCDCLNVCTRL0_MASK 0xFFFFFFFFUL
#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT0_MASK 0xFFUL
#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT0_SHIFT 0
#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT1_MASK 0xFF00UL
#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT1_SHIFT 8
#define _DEVINFO_DCDCLPCMPHYSSEL0_MASK 0x0000FFFFUL
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS0_MASK 0xFFUL
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS0_SHIFT 0
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS1_MASK 0xFF00UL
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS1_SHIFT 8
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS2_MASK 0xFF0000UL
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS2_SHIFT 16
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS3_MASK 0xFF000000UL
#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS3_SHIFT 24
#define _DEVINFO_DCDCLPCMPHYSSEL1_MASK 0xFFFFFFFFUL
#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS0_MASK 0xFFUL
#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS0_SHIFT 0
#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS1_MASK 0xFF0000UL
#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS1_SHIFT 16
#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS0_MASK 0xFF00UL
#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS0_SHIFT 8
#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS1_MASK 0xFF000000UL
#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS1_SHIFT 24
#define _DEVINFO_DCDCLPVCTRL0_MASK 0xFFFFFFFFUL
#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS2_MASK 0xFFUL
#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS2_SHIFT 0
#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS3_MASK 0xFF0000UL
#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS3_SHIFT 16
#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS2_MASK 0xFF00UL
#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS2_SHIFT 8
#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS3_MASK 0xFF000000UL
#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS3_SHIFT 24
#define _DEVINFO_DCDCLPVCTRL1_MASK 0xFFFFFFFFUL
#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS0_MASK 0xFFUL
#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS0_SHIFT 0
#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS1_MASK 0xFF0000UL
#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS1_SHIFT 16
#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS0_MASK 0xFF00UL
#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS0_SHIFT 8
#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS1_MASK 0xFF000000UL
#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS1_SHIFT 24
#define _DEVINFO_DCDCLPVCTRL2_MASK 0xFFFFFFFFUL
#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS2_MASK 0xFFUL
#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS2_SHIFT 0
#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS3_MASK 0xFF0000UL
#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS3_SHIFT 16
#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS2_MASK 0xFF00UL
#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS2_SHIFT 8
#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS3_MASK 0xFF000000UL
#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS3_SHIFT 24
#define _DEVINFO_DCDCLPVCTRL3_MASK 0xFFFFFFFFUL
#define _DEVINFO_DEVINFOREV_MAJOR_MASK 0xE0UL
#define _DEVINFO_DEVINFOREV_MAJOR_SHIFT 5
#define _DEVINFO_DEVINFOREV_MASK 0x000000FFUL
#define _DEVINFO_DEVINFOREV_MINOR_MASK 0x1FUL
#define _DEVINFO_DEVINFOREV_MINOR_SHIFT 0
#define _DEVINFO_EMUTEMP_EMUTEMPROOM_MASK 0xFFUL
#define _DEVINFO_EMUTEMP_EMUTEMPROOM_SHIFT 0
#define _DEVINFO_EMUTEMP_MASK 0x000000FFUL
#define _DEVINFO_EUI48H_MASK 0x0000FFFFUL
#define _DEVINFO_EUI48H_OUI48H_MASK 0xFFFFUL
#define _DEVINFO_EUI48H_OUI48H_SHIFT 0
#define _DEVINFO_EUI48L_MASK 0xFFFFFFFFUL
#define _DEVINFO_EUI48L_OUI48L_MASK 0xFF000000UL
#define _DEVINFO_EUI48L_OUI48L_SHIFT 24
#define _DEVINFO_EUI48L_UNIQUEID_MASK 0xFFFFFFUL
#define _DEVINFO_EUI48L_UNIQUEID_SHIFT 0
#define _DEVINFO_EXTINFO_CONNECTION_MASK 0xFF00UL
#define _DEVINFO_EXTINFO_CONNECTION_NONE 0x000000FFUL
#define _DEVINFO_EXTINFO_CONNECTION_SDIO 0x00000002UL
#define _DEVINFO_EXTINFO_CONNECTION_SHIFT 8
#define _DEVINFO_EXTINFO_CONNECTION_SPI 0x00000001UL
#define _DEVINFO_EXTINFO_MASK 0x00FFFFFFUL
#define _DEVINFO_EXTINFO_REV_MASK 0xFF0000UL
#define _DEVINFO_EXTINFO_REV_NONE 0x000000FFUL
#define _DEVINFO_EXTINFO_REV_REV1 0x00000001UL
#define _DEVINFO_EXTINFO_REV_SHIFT 16
#define _DEVINFO_EXTINFO_TYPE_AT25S041 0x00000002UL
#define _DEVINFO_EXTINFO_TYPE_IS25LQ040B 0x00000001UL
#define _DEVINFO_EXTINFO_TYPE_MASK 0xFFUL
#define _DEVINFO_EXTINFO_TYPE_NONE 0x000000FFUL
#define _DEVINFO_EXTINFO_TYPE_SHIFT 0
#define _DEVINFO_EXTINFO_TYPE_WF200 0x00000003UL
#define _DEVINFO_HFRCOCAL0_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL0_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL0_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL0_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL0_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL0_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL0_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL0_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL0_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL0_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL0_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL0_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL0_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL0_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL0_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL0_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL0_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL10_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL10_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL10_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL10_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL10_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL10_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL10_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL10_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL10_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL10_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL10_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL10_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL10_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL10_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL10_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL10_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL10_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL11_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL11_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL11_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL11_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL11_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL11_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL11_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL11_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL11_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL11_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL11_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL11_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL11_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL11_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL11_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL11_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL11_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL12_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL12_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL12_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL12_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL12_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL12_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL12_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL12_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL12_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL12_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL12_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL12_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL12_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL12_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL12_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL12_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL12_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL13_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL13_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL13_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL13_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL13_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL13_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL13_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL13_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL13_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL13_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL13_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL13_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL13_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL13_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL13_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL13_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL13_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL14_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL14_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL14_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL14_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL14_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL14_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL14_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL14_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL14_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL14_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL14_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL14_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL14_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL14_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL14_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL14_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL14_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL15_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL15_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL15_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL15_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL15_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL15_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL15_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL15_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL15_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL15_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL15_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL15_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL15_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL15_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL15_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL15_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL15_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL16_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL16_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL16_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL16_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL16_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL16_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL16_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL16_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL16_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL16_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL16_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL16_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL16_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL16_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL16_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL16_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL16_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL3_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL3_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL3_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL3_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL3_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL3_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL3_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL3_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL3_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL3_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL3_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL3_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL3_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL3_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL3_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL3_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL3_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL6_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL6_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL6_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL6_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL6_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL6_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL6_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL6_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL6_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL6_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL6_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL6_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL6_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL6_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL6_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL6_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL6_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL7_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL7_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL7_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL7_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL7_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL7_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL7_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL7_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL7_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL7_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL7_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL7_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL7_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL7_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL7_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL7_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL7_VREFTC_SHIFT 28
#define _DEVINFO_HFRCOCAL8_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_HFRCOCAL8_CLKDIV_SHIFT 25
#define _DEVINFO_HFRCOCAL8_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_HFRCOCAL8_CMPBIAS_SHIFT 21
#define _DEVINFO_HFRCOCAL8_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_HFRCOCAL8_FINETUNING_SHIFT 8
#define _DEVINFO_HFRCOCAL8_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_HFRCOCAL8_FINETUNINGEN_SHIFT 27
#define _DEVINFO_HFRCOCAL8_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_HFRCOCAL8_FREQRANGE_SHIFT 16
#define _DEVINFO_HFRCOCAL8_LDOHP_MASK 0x1000000UL
#define _DEVINFO_HFRCOCAL8_LDOHP_SHIFT 24
#define _DEVINFO_HFRCOCAL8_MASK 0xFFFF3F7FUL
#define _DEVINFO_HFRCOCAL8_TUNING_MASK 0x7FUL
#define _DEVINFO_HFRCOCAL8_TUNING_SHIFT 0
#define _DEVINFO_HFRCOCAL8_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_HFRCOCAL8_VREFTC_SHIFT 28
#define _DEVINFO_IDAC0CAL0_MASK 0xFFFFFFFFUL
#define _DEVINFO_IDAC0CAL0_SOURCERANGE0TUNING_MASK 0xFFUL
#define _DEVINFO_IDAC0CAL0_SOURCERANGE0TUNING_SHIFT 0
#define _DEVINFO_IDAC0CAL0_SOURCERANGE1TUNING_MASK 0xFF00UL
#define _DEVINFO_IDAC0CAL0_SOURCERANGE1TUNING_SHIFT 8
#define _DEVINFO_IDAC0CAL0_SOURCERANGE2TUNING_MASK 0xFF0000UL
#define _DEVINFO_IDAC0CAL0_SOURCERANGE2TUNING_SHIFT 16
#define _DEVINFO_IDAC0CAL0_SOURCERANGE3TUNING_MASK 0xFF000000UL
#define _DEVINFO_IDAC0CAL0_SOURCERANGE3TUNING_SHIFT 24
#define _DEVINFO_IDAC0CAL1_MASK 0xFFFFFFFFUL
#define _DEVINFO_IDAC0CAL1_SINKRANGE0TUNING_MASK 0xFFUL
#define _DEVINFO_IDAC0CAL1_SINKRANGE0TUNING_SHIFT 0
#define _DEVINFO_IDAC0CAL1_SINKRANGE1TUNING_MASK 0xFF00UL
#define _DEVINFO_IDAC0CAL1_SINKRANGE1TUNING_SHIFT 8
#define _DEVINFO_IDAC0CAL1_SINKRANGE2TUNING_MASK 0xFF0000UL
#define _DEVINFO_IDAC0CAL1_SINKRANGE2TUNING_SHIFT 16
#define _DEVINFO_IDAC0CAL1_SINKRANGE3TUNING_MASK 0xFF000000UL
#define _DEVINFO_IDAC0CAL1_SINKRANGE3TUNING_SHIFT 24
#define _DEVINFO_MEMINFO_FLASH_PAGE_SIZE_MASK 0xFF000000UL
#define _DEVINFO_MEMINFO_FLASH_PAGE_SIZE_SHIFT 24
#define _DEVINFO_MEMINFO_MASK 0xFFFFFFFFUL
#define _DEVINFO_MEMINFO_PINCOUNT_MASK 0xFF0000UL
#define _DEVINFO_MEMINFO_PINCOUNT_SHIFT 16
#define _DEVINFO_MEMINFO_PKGTYPE_BGA 0x0000004CUL
#define _DEVINFO_MEMINFO_PKGTYPE_MASK 0xFF00UL
#define _DEVINFO_MEMINFO_PKGTYPE_QFN 0x0000004DUL
#define _DEVINFO_MEMINFO_PKGTYPE_QFP 0x00000051UL
#define _DEVINFO_MEMINFO_PKGTYPE_SHIFT 8
#define _DEVINFO_MEMINFO_PKGTYPE_WLCSP 0x0000004AUL
#define _DEVINFO_MEMINFO_TEMPGRADE_MASK 0xFFUL
#define _DEVINFO_MEMINFO_TEMPGRADE_N0TO70 0x00000003UL
#define _DEVINFO_MEMINFO_TEMPGRADE_N40TO105 0x00000002UL
#define _DEVINFO_MEMINFO_TEMPGRADE_N40TO125 0x00000001UL
#define _DEVINFO_MEMINFO_TEMPGRADE_N40TO85 0x00000000UL
#define _DEVINFO_MEMINFO_TEMPGRADE_SHIFT 0
#define _DEVINFO_MODULEINFO_ANTENNA_BUILTIN 0x00000000UL
#define _DEVINFO_MODULEINFO_ANTENNA_CONNECTOR 0x00000001UL
#define _DEVINFO_MODULEINFO_ANTENNA_MASK 0xE0UL
#define _DEVINFO_MODULEINFO_ANTENNA_RFPAD 0x00000002UL
#define _DEVINFO_MODULEINFO_ANTENNA_SHIFT 5
#define _DEVINFO_MODULEINFO_EXPRESS_MASK 0x20000UL
#define _DEVINFO_MODULEINFO_EXPRESS_NONE 0x00000001UL
#define _DEVINFO_MODULEINFO_EXPRESS_SHIFT 17
#define _DEVINFO_MODULEINFO_EXPRESS_SUPPORTED 0x00000000UL
#define _DEVINFO_MODULEINFO_HFXOCALVAL_MASK 0x80000UL
#define _DEVINFO_MODULEINFO_HFXOCALVAL_NOTVALID 0x00000001UL
#define _DEVINFO_MODULEINFO_HFXOCALVAL_SHIFT 19
#define _DEVINFO_MODULEINFO_HFXOCALVAL_VALID 0x00000000UL
#define _DEVINFO_MODULEINFO_HWREV_MASK 0x1FUL
#define _DEVINFO_MODULEINFO_HWREV_SHIFT 0
#define _DEVINFO_MODULEINFO_LFXO_MASK 0x10000UL
#define _DEVINFO_MODULEINFO_LFXO_NONE 0x00000000UL
#define _DEVINFO_MODULEINFO_LFXO_PRESENT 0x00000001UL
#define _DEVINFO_MODULEINFO_LFXO_SHIFT 16
#define _DEVINFO_MODULEINFO_LFXOCALVAL_MASK 0x40000UL
#define _DEVINFO_MODULEINFO_LFXOCALVAL_NOTVALID 0x00000001UL
#define _DEVINFO_MODULEINFO_LFXOCALVAL_SHIFT 18
#define _DEVINFO_MODULEINFO_LFXOCALVAL_VALID 0x00000000UL
#define _DEVINFO_MODULEINFO_MASK 0xFFFFFFFFUL
#define _DEVINFO_MODULEINFO_MODNUMBER_MASK 0x7F00UL
#define _DEVINFO_MODULEINFO_MODNUMBER_SHIFT 8
#define _DEVINFO_MODULEINFO_RESERVED1_MASK 0xFFF00000UL
#define _DEVINFO_MODULEINFO_RESERVED1_SHIFT 20
#define _DEVINFO_MODULEINFO_TYPE_MASK 0x8000UL
#define _DEVINFO_MODULEINFO_TYPE_PCB 0x00000000UL
#define _DEVINFO_MODULEINFO_TYPE_SHIFT 15
#define _DEVINFO_MODULEINFO_TYPE_SIP 0x00000001UL
#define _DEVINFO_MODXOCAL_HFXOCTUNE_MASK 0x1FFUL
#define _DEVINFO_MODXOCAL_HFXOCTUNE_SHIFT 0
#define _DEVINFO_MODXOCAL_LFXOTUNING_MASK 0xFE00UL
#define _DEVINFO_MODXOCAL_LFXOTUNING_SHIFT 9
#define _DEVINFO_MODXOCAL_MASK 0x0000FFFFUL
#define _DEVINFO_MSIZE_FLASH_MASK 0xFFFFUL
#define _DEVINFO_MSIZE_FLASH_SHIFT 0
#define _DEVINFO_MSIZE_MASK 0xFFFFFFFFUL
#define _DEVINFO_MSIZE_SRAM_MASK 0xFFFF0000UL
#define _DEVINFO_MSIZE_SRAM_SHIFT 16
#define _DEVINFO_OPA0CAL0_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL0_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL0_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL0_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL0_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL0_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL0_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL0_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL0_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL0_GM_SHIFT 13
#define _DEVINFO_OPA0CAL0_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL0_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL0_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL0_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL0_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL1_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL1_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL1_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL1_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL1_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL1_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL1_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL1_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL1_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL1_GM_SHIFT 13
#define _DEVINFO_OPA0CAL1_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL1_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL1_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL1_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL1_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL2_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL2_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL2_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL2_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL2_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL2_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL2_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL2_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL2_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL2_GM_SHIFT 13
#define _DEVINFO_OPA0CAL2_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL2_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL2_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL2_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL2_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL3_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL3_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL3_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL3_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL3_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL3_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL3_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL3_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL3_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL3_GM_SHIFT 13
#define _DEVINFO_OPA0CAL3_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL3_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL3_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL3_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL3_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL4_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL4_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL4_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL4_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL4_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL4_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL4_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL4_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL4_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL4_GM_SHIFT 13
#define _DEVINFO_OPA0CAL4_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL4_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL4_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL4_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL4_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL5_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL5_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL5_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL5_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL5_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL5_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL5_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL5_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL5_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL5_GM_SHIFT 13
#define _DEVINFO_OPA0CAL5_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL5_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL5_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL5_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL5_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL6_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL6_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL6_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL6_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL6_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL6_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL6_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL6_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL6_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL6_GM_SHIFT 13
#define _DEVINFO_OPA0CAL6_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL6_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL6_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL6_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL6_OFFSETP_SHIFT 20
#define _DEVINFO_OPA0CAL7_CM1_MASK 0xFUL
#define _DEVINFO_OPA0CAL7_CM1_SHIFT 0
#define _DEVINFO_OPA0CAL7_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA0CAL7_CM2_SHIFT 5
#define _DEVINFO_OPA0CAL7_CM3_MASK 0xC00UL
#define _DEVINFO_OPA0CAL7_CM3_SHIFT 10
#define _DEVINFO_OPA0CAL7_GM3_MASK 0x60000UL
#define _DEVINFO_OPA0CAL7_GM3_SHIFT 17
#define _DEVINFO_OPA0CAL7_GM_MASK 0xE000UL
#define _DEVINFO_OPA0CAL7_GM_SHIFT 13
#define _DEVINFO_OPA0CAL7_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA0CAL7_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA0CAL7_OFFSETN_SHIFT 26
#define _DEVINFO_OPA0CAL7_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA0CAL7_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL0_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL0_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL0_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL0_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL0_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL0_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL0_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL0_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL0_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL0_GM_SHIFT 13
#define _DEVINFO_OPA1CAL0_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL0_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL0_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL0_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL0_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL1_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL1_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL1_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL1_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL1_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL1_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL1_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL1_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL1_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL1_GM_SHIFT 13
#define _DEVINFO_OPA1CAL1_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL1_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL1_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL1_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL1_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL2_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL2_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL2_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL2_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL2_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL2_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL2_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL2_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL2_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL2_GM_SHIFT 13
#define _DEVINFO_OPA1CAL2_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL2_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL2_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL2_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL2_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL3_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL3_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL3_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL3_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL3_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL3_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL3_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL3_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL3_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL3_GM_SHIFT 13
#define _DEVINFO_OPA1CAL3_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL3_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL3_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL3_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL3_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL4_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL4_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL4_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL4_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL4_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL4_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL4_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL4_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL4_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL4_GM_SHIFT 13
#define _DEVINFO_OPA1CAL4_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL4_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL4_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL4_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL4_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL5_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL5_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL5_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL5_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL5_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL5_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL5_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL5_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL5_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL5_GM_SHIFT 13
#define _DEVINFO_OPA1CAL5_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL5_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL5_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL5_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL5_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL6_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL6_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL6_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL6_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL6_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL6_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL6_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL6_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL6_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL6_GM_SHIFT 13
#define _DEVINFO_OPA1CAL6_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL6_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL6_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL6_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL6_OFFSETP_SHIFT 20
#define _DEVINFO_OPA1CAL7_CM1_MASK 0xFUL
#define _DEVINFO_OPA1CAL7_CM1_SHIFT 0
#define _DEVINFO_OPA1CAL7_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA1CAL7_CM2_SHIFT 5
#define _DEVINFO_OPA1CAL7_CM3_MASK 0xC00UL
#define _DEVINFO_OPA1CAL7_CM3_SHIFT 10
#define _DEVINFO_OPA1CAL7_GM3_MASK 0x60000UL
#define _DEVINFO_OPA1CAL7_GM3_SHIFT 17
#define _DEVINFO_OPA1CAL7_GM_MASK 0xE000UL
#define _DEVINFO_OPA1CAL7_GM_SHIFT 13
#define _DEVINFO_OPA1CAL7_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA1CAL7_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA1CAL7_OFFSETN_SHIFT 26
#define _DEVINFO_OPA1CAL7_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA1CAL7_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL0_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL0_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL0_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL0_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL0_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL0_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL0_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL0_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL0_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL0_GM_SHIFT 13
#define _DEVINFO_OPA2CAL0_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL0_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL0_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL0_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL0_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL1_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL1_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL1_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL1_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL1_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL1_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL1_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL1_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL1_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL1_GM_SHIFT 13
#define _DEVINFO_OPA2CAL1_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL1_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL1_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL1_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL1_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL2_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL2_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL2_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL2_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL2_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL2_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL2_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL2_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL2_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL2_GM_SHIFT 13
#define _DEVINFO_OPA2CAL2_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL2_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL2_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL2_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL2_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL3_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL3_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL3_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL3_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL3_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL3_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL3_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL3_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL3_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL3_GM_SHIFT 13
#define _DEVINFO_OPA2CAL3_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL3_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL3_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL3_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL3_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL4_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL4_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL4_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL4_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL4_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL4_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL4_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL4_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL4_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL4_GM_SHIFT 13
#define _DEVINFO_OPA2CAL4_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL4_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL4_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL4_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL4_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL5_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL5_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL5_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL5_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL5_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL5_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL5_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL5_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL5_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL5_GM_SHIFT 13
#define _DEVINFO_OPA2CAL5_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL5_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL5_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL5_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL5_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL6_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL6_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL6_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL6_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL6_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL6_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL6_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL6_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL6_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL6_GM_SHIFT 13
#define _DEVINFO_OPA2CAL6_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL6_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL6_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL6_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL6_OFFSETP_SHIFT 20
#define _DEVINFO_OPA2CAL7_CM1_MASK 0xFUL
#define _DEVINFO_OPA2CAL7_CM1_SHIFT 0
#define _DEVINFO_OPA2CAL7_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA2CAL7_CM2_SHIFT 5
#define _DEVINFO_OPA2CAL7_CM3_MASK 0xC00UL
#define _DEVINFO_OPA2CAL7_CM3_SHIFT 10
#define _DEVINFO_OPA2CAL7_GM3_MASK 0x60000UL
#define _DEVINFO_OPA2CAL7_GM3_SHIFT 17
#define _DEVINFO_OPA2CAL7_GM_MASK 0xE000UL
#define _DEVINFO_OPA2CAL7_GM_SHIFT 13
#define _DEVINFO_OPA2CAL7_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA2CAL7_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA2CAL7_OFFSETN_SHIFT 26
#define _DEVINFO_OPA2CAL7_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA2CAL7_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL0_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL0_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL0_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL0_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL0_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL0_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL0_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL0_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL0_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL0_GM_SHIFT 13
#define _DEVINFO_OPA3CAL0_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL0_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL0_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL0_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL0_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL1_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL1_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL1_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL1_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL1_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL1_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL1_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL1_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL1_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL1_GM_SHIFT 13
#define _DEVINFO_OPA3CAL1_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL1_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL1_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL1_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL1_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL2_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL2_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL2_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL2_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL2_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL2_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL2_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL2_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL2_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL2_GM_SHIFT 13
#define _DEVINFO_OPA3CAL2_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL2_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL2_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL2_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL2_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL3_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL3_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL3_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL3_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL3_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL3_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL3_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL3_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL3_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL3_GM_SHIFT 13
#define _DEVINFO_OPA3CAL3_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL3_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL3_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL3_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL3_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL4_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL4_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL4_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL4_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL4_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL4_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL4_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL4_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL4_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL4_GM_SHIFT 13
#define _DEVINFO_OPA3CAL4_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL4_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL4_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL4_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL4_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL5_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL5_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL5_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL5_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL5_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL5_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL5_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL5_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL5_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL5_GM_SHIFT 13
#define _DEVINFO_OPA3CAL5_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL5_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL5_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL5_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL5_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL6_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL6_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL6_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL6_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL6_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL6_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL6_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL6_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL6_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL6_GM_SHIFT 13
#define _DEVINFO_OPA3CAL6_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL6_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL6_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL6_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL6_OFFSETP_SHIFT 20
#define _DEVINFO_OPA3CAL7_CM1_MASK 0xFUL
#define _DEVINFO_OPA3CAL7_CM1_SHIFT 0
#define _DEVINFO_OPA3CAL7_CM2_MASK 0x1E0UL
#define _DEVINFO_OPA3CAL7_CM2_SHIFT 5
#define _DEVINFO_OPA3CAL7_CM3_MASK 0xC00UL
#define _DEVINFO_OPA3CAL7_CM3_SHIFT 10
#define _DEVINFO_OPA3CAL7_GM3_MASK 0x60000UL
#define _DEVINFO_OPA3CAL7_GM3_SHIFT 17
#define _DEVINFO_OPA3CAL7_GM_MASK 0xE000UL
#define _DEVINFO_OPA3CAL7_GM_SHIFT 13
#define _DEVINFO_OPA3CAL7_MASK 0x7DF6EDEFUL
#define _DEVINFO_OPA3CAL7_OFFSETN_MASK 0x7C000000UL
#define _DEVINFO_OPA3CAL7_OFFSETN_SHIFT 26
#define _DEVINFO_OPA3CAL7_OFFSETP_MASK 0x1F00000UL
#define _DEVINFO_OPA3CAL7_OFFSETP_SHIFT 20
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32G 0x00000047UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32GG 0x00000048UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32GG11B 0x00000064UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32GG12B 0x0000006AUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32HG 0x0000004DUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32JG12B 0x00000057UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32JG1B 0x00000053UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32LG 0x0000004AUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32PG12B 0x00000055UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32PG1B 0x00000051UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32TG 0x00000049UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32TG11B 0x00000067UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32WG 0x0000004BUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFM32ZG 0x0000004CUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12B 0x00000020UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12P 0x0000001FUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12V 0x00000021UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG13B 0x0000002CUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG13P 0x0000002BUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG13V 0x0000002DUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG14B 0x00000038UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG14P 0x00000037UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG14V 0x00000039UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1B 0x00000014UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1P 0x00000013UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1V 0x00000015UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12B 0x00000026UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12P 0x00000025UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12V 0x00000027UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG13B 0x00000032UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG13P 0x00000031UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG13V 0x00000033UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG14B 0x0000003EUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG14P 0x0000003DUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG14V 0x0000003FUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1B 0x0000001AUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1P 0x00000019UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1V 0x0000001BUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12B 0x0000001DUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12P 0x0000001CUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12V 0x0000001EUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG13B 0x00000029UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG13P 0x00000028UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG13V 0x0000002AUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG14B 0x00000035UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG14P 0x00000034UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG14V 0x00000036UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1B 0x00000011UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1P 0x00000010UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1V 0x00000012UL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32ZG13P 0x0000002EUL
#define _DEVINFO_PART_DEVICE_FAMILY_EFR32ZG14P 0x0000003AUL
#define _DEVINFO_PART_DEVICE_FAMILY_EZR32HG 0x0000007AUL
#define _DEVINFO_PART_DEVICE_FAMILY_EZR32LG 0x00000078UL
#define _DEVINFO_PART_DEVICE_FAMILY_EZR32WG 0x00000079UL
#define _DEVINFO_PART_DEVICE_FAMILY_G 0x00000047UL
#define _DEVINFO_PART_DEVICE_FAMILY_GG 0x00000048UL
#define _DEVINFO_PART_DEVICE_FAMILY_HG 0x0000004DUL
#define _DEVINFO_PART_DEVICE_FAMILY_LG 0x0000004AUL
#define _DEVINFO_PART_DEVICE_FAMILY_MASK 0xFF0000UL
#define _DEVINFO_PART_DEVICE_FAMILY_SHIFT 16
#define _DEVINFO_PART_DEVICE_FAMILY_TG 0x00000049UL
#define _DEVINFO_PART_DEVICE_FAMILY_WG 0x0000004BUL
#define _DEVINFO_PART_DEVICE_FAMILY_ZG 0x0000004CUL
#define _DEVINFO_PART_DEVICE_NUMBER_MASK 0xFFFFUL
#define _DEVINFO_PART_DEVICE_NUMBER_SHIFT 0
#define _DEVINFO_PART_MASK 0xFFFFFFFFUL
#define _DEVINFO_PART_PROD_REV_MASK 0xFF000000UL
#define _DEVINFO_PART_PROD_REV_SHIFT 24
#define _DEVINFO_UNIQUEH_MASK 0xFFFFFFFFUL
#define _DEVINFO_UNIQUEH_UNIQUEH_MASK 0xFFFFFFFFUL
#define _DEVINFO_UNIQUEH_UNIQUEH_SHIFT 0
#define _DEVINFO_UNIQUEL_MASK 0xFFFFFFFFUL
#define _DEVINFO_UNIQUEL_UNIQUEL_MASK 0xFFFFFFFFUL
#define _DEVINFO_UNIQUEL_UNIQUEL_SHIFT 0
#define _DEVINFO_USHFRCOCAL11_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_USHFRCOCAL11_CLKDIV_SHIFT 25
#define _DEVINFO_USHFRCOCAL11_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_USHFRCOCAL11_CMPBIAS_SHIFT 21
#define _DEVINFO_USHFRCOCAL11_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_USHFRCOCAL11_FINETUNING_SHIFT 8
#define _DEVINFO_USHFRCOCAL11_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_USHFRCOCAL11_FINETUNINGEN_SHIFT 27
#define _DEVINFO_USHFRCOCAL11_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_USHFRCOCAL11_FREQRANGE_SHIFT 16
#define _DEVINFO_USHFRCOCAL11_LDOHP_MASK 0x1000000UL
#define _DEVINFO_USHFRCOCAL11_LDOHP_SHIFT 24
#define _DEVINFO_USHFRCOCAL11_MASK 0xFFFF3F7FUL
#define _DEVINFO_USHFRCOCAL11_TUNING_MASK 0x7FUL
#define _DEVINFO_USHFRCOCAL11_TUNING_SHIFT 0
#define _DEVINFO_USHFRCOCAL11_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_USHFRCOCAL11_VREFTC_SHIFT 28
#define _DEVINFO_USHFRCOCAL13_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_USHFRCOCAL13_CLKDIV_SHIFT 25
#define _DEVINFO_USHFRCOCAL13_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_USHFRCOCAL13_CMPBIAS_SHIFT 21
#define _DEVINFO_USHFRCOCAL13_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_USHFRCOCAL13_FINETUNING_SHIFT 8
#define _DEVINFO_USHFRCOCAL13_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_USHFRCOCAL13_FINETUNINGEN_SHIFT 27
#define _DEVINFO_USHFRCOCAL13_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_USHFRCOCAL13_FREQRANGE_SHIFT 16
#define _DEVINFO_USHFRCOCAL13_LDOHP_MASK 0x1000000UL
#define _DEVINFO_USHFRCOCAL13_LDOHP_SHIFT 24
#define _DEVINFO_USHFRCOCAL13_MASK 0xFFFF3F7FUL
#define _DEVINFO_USHFRCOCAL13_TUNING_MASK 0x7FUL
#define _DEVINFO_USHFRCOCAL13_TUNING_SHIFT 0
#define _DEVINFO_USHFRCOCAL13_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_USHFRCOCAL13_VREFTC_SHIFT 28
#define _DEVINFO_USHFRCOCAL14_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_USHFRCOCAL14_CLKDIV_SHIFT 25
#define _DEVINFO_USHFRCOCAL14_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_USHFRCOCAL14_CMPBIAS_SHIFT 21
#define _DEVINFO_USHFRCOCAL14_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_USHFRCOCAL14_FINETUNING_SHIFT 8
#define _DEVINFO_USHFRCOCAL14_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_USHFRCOCAL14_FINETUNINGEN_SHIFT 27
#define _DEVINFO_USHFRCOCAL14_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_USHFRCOCAL14_FREQRANGE_SHIFT 16
#define _DEVINFO_USHFRCOCAL14_LDOHP_MASK 0x1000000UL
#define _DEVINFO_USHFRCOCAL14_LDOHP_SHIFT 24
#define _DEVINFO_USHFRCOCAL14_MASK 0xFFFF3F7FUL
#define _DEVINFO_USHFRCOCAL14_TUNING_MASK 0x7FUL
#define _DEVINFO_USHFRCOCAL14_TUNING_SHIFT 0
#define _DEVINFO_USHFRCOCAL14_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_USHFRCOCAL14_VREFTC_SHIFT 28
#define _DEVINFO_USHFRCOCAL7_CLKDIV_MASK 0x6000000UL
#define _DEVINFO_USHFRCOCAL7_CLKDIV_SHIFT 25
#define _DEVINFO_USHFRCOCAL7_CMPBIAS_MASK 0xE00000UL
#define _DEVINFO_USHFRCOCAL7_CMPBIAS_SHIFT 21
#define _DEVINFO_USHFRCOCAL7_FINETUNING_MASK 0x3F00UL
#define _DEVINFO_USHFRCOCAL7_FINETUNING_SHIFT 8
#define _DEVINFO_USHFRCOCAL7_FINETUNINGEN_MASK 0x8000000UL
#define _DEVINFO_USHFRCOCAL7_FINETUNINGEN_SHIFT 27
#define _DEVINFO_USHFRCOCAL7_FREQRANGE_MASK 0x1F0000UL
#define _DEVINFO_USHFRCOCAL7_FREQRANGE_SHIFT 16
#define _DEVINFO_USHFRCOCAL7_LDOHP_MASK 0x1000000UL
#define _DEVINFO_USHFRCOCAL7_LDOHP_SHIFT 24
#define _DEVINFO_USHFRCOCAL7_MASK 0xFFFF3F7FUL
#define _DEVINFO_USHFRCOCAL7_TUNING_MASK 0x7FUL
#define _DEVINFO_USHFRCOCAL7_TUNING_SHIFT 0
#define _DEVINFO_USHFRCOCAL7_VREFTC_MASK 0xF0000000UL
#define _DEVINFO_USHFRCOCAL7_VREFTC_SHIFT 28
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25ALT_MASK 0x3F000UL
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25ALT_SHIFT 12
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25LNALT_MASK 0x3FUL
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM1V25LNALT_SHIFT 0
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5ALT_MASK 0xFC0000UL
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5ALT_SHIFT 18
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5LNALT_MASK 0xFC0UL
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIM2V5LNALT_SHIFT 6
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIMVDDANAEXTPINALT_MASK 0x3F000000UL
#define _DEVINFO_VDAC0ALTCAL_GAINERRTRIMVDDANAEXTPINALT_SHIFT 24
#define _DEVINFO_VDAC0ALTCAL_MASK 0x3FFFFFFFUL
#define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1A_MASK 0xF0UL
#define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1A_SHIFT 4
#define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1B_MASK 0xF00UL
#define _DEVINFO_VDAC0CH1CAL_GAINERRTRIMCH1B_SHIFT 8
#define _DEVINFO_VDAC0CH1CAL_MASK 0x00000FF7UL
#define _DEVINFO_VDAC0CH1CAL_OFFSETTRIM_MASK 0x7UL
#define _DEVINFO_VDAC0CH1CAL_OFFSETTRIM_SHIFT 0
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25_MASK 0x3F000UL
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25_SHIFT 12
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25LN_MASK 0x3FUL
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM1V25LN_SHIFT 0
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5_MASK 0xFC0000UL
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5_SHIFT 18
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5LN_MASK 0xFC0UL
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIM2V5LN_SHIFT 6
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIMVDDANAEXTPIN_MASK 0x3F000000UL
#define _DEVINFO_VDAC0MAINCAL_GAINERRTRIMVDDANAEXTPIN_SHIFT 24
#define _DEVINFO_VDAC0MAINCAL_MASK 0x3FFFFFFFUL
#define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESCOARSE_MASK 0xF00000UL
#define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESCOARSE_SHIFT 20
#define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESFINE_MASK 0xF0000UL
#define _DEVINFO_VMONCAL0_ALTAVDD1V86THRESFINE_SHIFT 16
#define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESCOARSE_MASK 0xF0000000UL
#define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESCOARSE_SHIFT 28
#define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESFINE_MASK 0xF000000UL
#define _DEVINFO_VMONCAL0_ALTAVDD2V98THRESFINE_SHIFT 24
#define _DEVINFO_VMONCAL0_AVDD1V86THRESCOARSE_MASK 0xF0UL
#define _DEVINFO_VMONCAL0_AVDD1V86THRESCOARSE_SHIFT 4
#define _DEVINFO_VMONCAL0_AVDD1V86THRESFINE_MASK 0xFUL
#define _DEVINFO_VMONCAL0_AVDD1V86THRESFINE_SHIFT 0
#define _DEVINFO_VMONCAL0_AVDD2V98THRESCOARSE_MASK 0xF000UL
#define _DEVINFO_VMONCAL0_AVDD2V98THRESCOARSE_SHIFT 12
#define _DEVINFO_VMONCAL0_AVDD2V98THRESFINE_MASK 0xF00UL
#define _DEVINFO_VMONCAL0_AVDD2V98THRESFINE_SHIFT 8
#define _DEVINFO_VMONCAL0_MASK 0xFFFFFFFFUL
#define _DEVINFO_VMONCAL1_DVDD1V86THRESCOARSE_MASK 0xF0UL
#define _DEVINFO_VMONCAL1_DVDD1V86THRESCOARSE_SHIFT 4
#define _DEVINFO_VMONCAL1_DVDD1V86THRESFINE_MASK 0xFUL
#define _DEVINFO_VMONCAL1_DVDD1V86THRESFINE_SHIFT 0
#define _DEVINFO_VMONCAL1_DVDD2V98THRESCOARSE_MASK 0xF000UL
#define _DEVINFO_VMONCAL1_DVDD2V98THRESCOARSE_SHIFT 12
#define _DEVINFO_VMONCAL1_DVDD2V98THRESFINE_MASK 0xF00UL
#define _DEVINFO_VMONCAL1_DVDD2V98THRESFINE_SHIFT 8
#define _DEVINFO_VMONCAL1_IO01V86THRESCOARSE_MASK 0xF00000UL
#define _DEVINFO_VMONCAL1_IO01V86THRESCOARSE_SHIFT 20
#define _DEVINFO_VMONCAL1_IO01V86THRESFINE_MASK 0xF0000UL
#define _DEVINFO_VMONCAL1_IO01V86THRESFINE_SHIFT 16
#define _DEVINFO_VMONCAL1_IO02V98THRESCOARSE_MASK 0xF0000000UL
#define _DEVINFO_VMONCAL1_IO02V98THRESCOARSE_SHIFT 28
#define _DEVINFO_VMONCAL1_IO02V98THRESFINE_MASK 0xF000000UL
#define _DEVINFO_VMONCAL1_IO02V98THRESFINE_SHIFT 24
#define _DEVINFO_VMONCAL1_MASK 0xFFFFFFFFUL
#define _DEVINFO_VMONCAL2_BUVDD1V86THRESCOARSE_MASK 0xF0UL
#define _DEVINFO_VMONCAL2_BUVDD1V86THRESCOARSE_SHIFT 4
#define _DEVINFO_VMONCAL2_BUVDD1V86THRESFINE_MASK 0xFUL
#define _DEVINFO_VMONCAL2_BUVDD1V86THRESFINE_SHIFT 0
#define _DEVINFO_VMONCAL2_BUVDD2V98THRESCOARSE_MASK 0xF000UL
#define _DEVINFO_VMONCAL2_BUVDD2V98THRESCOARSE_SHIFT 12
#define _DEVINFO_VMONCAL2_BUVDD2V98THRESFINE_MASK 0xF00UL
#define _DEVINFO_VMONCAL2_BUVDD2V98THRESFINE_SHIFT 8
#define _DEVINFO_VMONCAL2_IO11V86THRESCOARSE_MASK 0xF00000UL
#define _DEVINFO_VMONCAL2_IO11V86THRESCOARSE_SHIFT 20
#define _DEVINFO_VMONCAL2_IO11V86THRESFINE_MASK 0xF0000UL
#define _DEVINFO_VMONCAL2_IO11V86THRESFINE_SHIFT 16
#define _DEVINFO_VMONCAL2_IO12V98THRESCOARSE_MASK 0xF0000000UL
#define _DEVINFO_VMONCAL2_IO12V98THRESCOARSE_SHIFT 28
#define _DEVINFO_VMONCAL2_IO12V98THRESFINE_MASK 0xF000000UL
#define _DEVINFO_VMONCAL2_IO12V98THRESFINE_SHIFT 24
#define _DEVINFO_VMONCAL2_MASK 0xFFFFFFFFUL
#define DEVINFO_EXTINFO_CONNECTION_NONE ( _DEVINFO_EXTINFO_CONNECTION_NONE << 8)
#define DEVINFO_EXTINFO_CONNECTION_SDIO ( _DEVINFO_EXTINFO_CONNECTION_SDIO << 8)
#define DEVINFO_EXTINFO_CONNECTION_SPI ( _DEVINFO_EXTINFO_CONNECTION_SPI << 8)
#define DEVINFO_EXTINFO_REV_NONE ( _DEVINFO_EXTINFO_REV_NONE << 16)
#define DEVINFO_EXTINFO_REV_REV1 ( _DEVINFO_EXTINFO_REV_REV1 << 16)
#define DEVINFO_EXTINFO_TYPE_AT25S041 ( _DEVINFO_EXTINFO_TYPE_AT25S041 << 0)
#define DEVINFO_EXTINFO_TYPE_IS25LQ040B ( _DEVINFO_EXTINFO_TYPE_IS25LQ040B << 0)
#define DEVINFO_EXTINFO_TYPE_NONE ( _DEVINFO_EXTINFO_TYPE_NONE << 0)
#define DEVINFO_EXTINFO_TYPE_WF200 ( _DEVINFO_EXTINFO_TYPE_WF200 << 0)
#define DEVINFO_MEMINFO_PKGTYPE_BGA ( _DEVINFO_MEMINFO_PKGTYPE_BGA << 8)
#define DEVINFO_MEMINFO_PKGTYPE_QFN ( _DEVINFO_MEMINFO_PKGTYPE_QFN << 8)
#define DEVINFO_MEMINFO_PKGTYPE_QFP ( _DEVINFO_MEMINFO_PKGTYPE_QFP << 8)
#define DEVINFO_MEMINFO_PKGTYPE_WLCSP ( _DEVINFO_MEMINFO_PKGTYPE_WLCSP << 8)
#define DEVINFO_MEMINFO_TEMPGRADE_N0TO70 ( _DEVINFO_MEMINFO_TEMPGRADE_N0TO70 << 0)
#define DEVINFO_MEMINFO_TEMPGRADE_N40TO105 ( _DEVINFO_MEMINFO_TEMPGRADE_N40TO105 << 0)
#define DEVINFO_MEMINFO_TEMPGRADE_N40TO125 ( _DEVINFO_MEMINFO_TEMPGRADE_N40TO125 << 0)
#define DEVINFO_MEMINFO_TEMPGRADE_N40TO85 ( _DEVINFO_MEMINFO_TEMPGRADE_N40TO85 << 0)
#define DEVINFO_MODULEINFO_ANTENNA_BUILTIN ( _DEVINFO_MODULEINFO_ANTENNA_BUILTIN << 5)
#define DEVINFO_MODULEINFO_ANTENNA_CONNECTOR ( _DEVINFO_MODULEINFO_ANTENNA_CONNECTOR << 5)
#define DEVINFO_MODULEINFO_ANTENNA_RFPAD ( _DEVINFO_MODULEINFO_ANTENNA_RFPAD << 5)
#define DEVINFO_MODULEINFO_EXPRESS_NONE ( _DEVINFO_MODULEINFO_EXPRESS_NONE << 17)
#define DEVINFO_MODULEINFO_EXPRESS_SUPPORTED ( _DEVINFO_MODULEINFO_EXPRESS_SUPPORTED << 17)
#define DEVINFO_MODULEINFO_HFXOCALVAL_NOTVALID ( _DEVINFO_MODULEINFO_HFXOCALVAL_NOTVALID << 19)
#define DEVINFO_MODULEINFO_HFXOCALVAL_VALID ( _DEVINFO_MODULEINFO_HFXOCALVAL_VALID << 19)
#define DEVINFO_MODULEINFO_LFXO_NONE ( _DEVINFO_MODULEINFO_LFXO_NONE << 16)
#define DEVINFO_MODULEINFO_LFXO_PRESENT ( _DEVINFO_MODULEINFO_LFXO_PRESENT << 16)
#define DEVINFO_MODULEINFO_LFXOCALVAL_NOTVALID ( _DEVINFO_MODULEINFO_LFXOCALVAL_NOTVALID << 18)
#define DEVINFO_MODULEINFO_LFXOCALVAL_VALID ( _DEVINFO_MODULEINFO_LFXOCALVAL_VALID << 18)
#define DEVINFO_MODULEINFO_TYPE_PCB ( _DEVINFO_MODULEINFO_TYPE_PCB << 15)
#define DEVINFO_MODULEINFO_TYPE_SIP ( _DEVINFO_MODULEINFO_TYPE_SIP << 15)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32G ( _DEVINFO_PART_DEVICE_FAMILY_EFM32G << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32GG ( _DEVINFO_PART_DEVICE_FAMILY_EFM32GG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32GG11B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32GG11B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32GG12B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32GG12B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32HG ( _DEVINFO_PART_DEVICE_FAMILY_EFM32HG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32JG12B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32JG12B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32JG1B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32JG1B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32LG ( _DEVINFO_PART_DEVICE_FAMILY_EFM32LG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32PG12B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32PG12B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32PG1B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32PG1B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32TG ( _DEVINFO_PART_DEVICE_FAMILY_EFM32TG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32TG11B ( _DEVINFO_PART_DEVICE_FAMILY_EFM32TG11B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32WG ( _DEVINFO_PART_DEVICE_FAMILY_EFM32WG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFM32ZG ( _DEVINFO_PART_DEVICE_FAMILY_EFM32ZG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG12B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG12P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG12V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG12V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG13B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG13B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG13P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG13P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG13V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG13V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG14B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG14B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG14P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG14P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG14V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG14V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG1B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG1P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32BG1V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32BG1V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG12B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG12P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG12V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG12V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG13B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG13B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG13P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG13P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG13V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG13V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG14B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG14B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG14P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG14P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG14V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG14V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG1B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG1P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32FG1V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32FG1V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG12B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG12P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG12V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG12V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG13B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG13B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG13P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG13P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG13V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG13V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG14B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG14B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG14P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG14P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG14V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG14V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG1B ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1B << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG1P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32MG1V ( _DEVINFO_PART_DEVICE_FAMILY_EFR32MG1V << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32ZG13P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32ZG13P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EFR32ZG14P ( _DEVINFO_PART_DEVICE_FAMILY_EFR32ZG14P << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EZR32HG ( _DEVINFO_PART_DEVICE_FAMILY_EZR32HG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EZR32LG ( _DEVINFO_PART_DEVICE_FAMILY_EZR32LG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_EZR32WG ( _DEVINFO_PART_DEVICE_FAMILY_EZR32WG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_G ( _DEVINFO_PART_DEVICE_FAMILY_G << 16)
#define DEVINFO_PART_DEVICE_FAMILY_GG ( _DEVINFO_PART_DEVICE_FAMILY_GG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_HG ( _DEVINFO_PART_DEVICE_FAMILY_HG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_LG ( _DEVINFO_PART_DEVICE_FAMILY_LG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_TG ( _DEVINFO_PART_DEVICE_FAMILY_TG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_WG ( _DEVINFO_PART_DEVICE_FAMILY_WG << 16)
#define DEVINFO_PART_DEVICE_FAMILY_ZG ( _DEVINFO_PART_DEVICE_FAMILY_ZG << 16)

Macro Definition Documentation

#define _DEVINFO_ADC0CAL0_GAIN1V25_MASK   0x7F00UL

Bit mask for GAIN1V25

Definition at line 474 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_GAIN1V25_SHIFT   8

Shift value for GAIN1V25

Definition at line 473 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_GAIN2V5_MASK   0x7F000000UL

Bit mask for GAIN2V5

Definition at line 480 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_GAIN2V5_SHIFT   24

Shift value for GAIN2V5

Definition at line 479 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_MASK   0x7FFF7FFFUL

Mask for DEVINFO_ADC0CAL0

Definition at line 468 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_NEGSEOFFSET1V25_MASK   0xF0UL

Bit mask for NEGSEOFFSET1V25

Definition at line 472 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_NEGSEOFFSET1V25_SHIFT   4

Shift value for NEGSEOFFSET1V25

Definition at line 471 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_NEGSEOFFSET2V5_MASK   0xF00000UL

Bit mask for NEGSEOFFSET2V5

Definition at line 478 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_NEGSEOFFSET2V5_SHIFT   20

Shift value for NEGSEOFFSET2V5

Definition at line 477 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_OFFSET1V25_MASK   0xFUL

Bit mask for OFFSET1V25

Definition at line 470 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_OFFSET1V25_SHIFT   0

Shift value for OFFSET1V25

Definition at line 469 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_OFFSET2V5_MASK   0xF0000UL

Bit mask for OFFSET2V5

Definition at line 476 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL0_OFFSET2V5_SHIFT   16

Shift value for OFFSET2V5

Definition at line 475 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_GAIN5VDIFF_MASK   0x7F000000UL

Bit mask for GAIN5VDIFF

Definition at line 495 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_GAIN5VDIFF_SHIFT   24

Shift value for GAIN5VDIFF

Definition at line 494 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_GAINVDD_MASK   0x7F00UL

Bit mask for GAINVDD

Definition at line 489 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_GAINVDD_SHIFT   8

Shift value for GAINVDD

Definition at line 488 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_MASK   0x7FFF7FFFUL

Mask for DEVINFO_ADC0CAL1

Definition at line 483 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_NEGSEOFFSET5VDIFF_MASK   0xF00000UL

Bit mask for NEGSEOFFSET5VDIFF

Definition at line 493 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_NEGSEOFFSET5VDIFF_SHIFT   20

Shift value for NEGSEOFFSET5VDIFF

Definition at line 492 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_NEGSEOFFSETVDD_MASK   0xF0UL

Bit mask for NEGSEOFFSETVDD

Definition at line 487 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_NEGSEOFFSETVDD_SHIFT   4

Shift value for NEGSEOFFSETVDD

Definition at line 486 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_OFFSET5VDIFF_MASK   0xF0000UL

Bit mask for OFFSET5VDIFF

Definition at line 491 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_OFFSET5VDIFF_SHIFT   16

Shift value for OFFSET5VDIFF

Definition at line 490 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_OFFSETVDD_MASK   0xFUL

Bit mask for OFFSETVDD

Definition at line 485 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL1_OFFSETVDD_SHIFT   0

Shift value for OFFSETVDD

Definition at line 484 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL2_MASK   0x000000FFUL

Mask for DEVINFO_ADC0CAL2

Definition at line 498 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL2_NEGSEOFFSET2XVDD_MASK   0xF0UL

Bit mask for NEGSEOFFSET2XVDD

Definition at line 502 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL2_NEGSEOFFSET2XVDD_SHIFT   4

Shift value for NEGSEOFFSET2XVDD

Definition at line 501 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL2_OFFSET2XVDD_MASK   0xFUL

Bit mask for OFFSET2XVDD

Definition at line 500 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL2_OFFSET2XVDD_SHIFT   0

Shift value for OFFSET2XVDD

Definition at line 499 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL3_MASK   0x0000FFF0UL

Mask for DEVINFO_ADC0CAL3

Definition at line 505 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL3_TEMPREAD1V25_MASK   0xFFF0UL

Bit mask for TEMPREAD1V25

Definition at line 507 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC0CAL3_TEMPREAD1V25_SHIFT   4

Shift value for TEMPREAD1V25

Definition at line 506 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_GAIN1V25_MASK   0x7F00UL

Bit mask for GAIN1V25

Definition at line 516 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_GAIN1V25_SHIFT   8

Shift value for GAIN1V25

Definition at line 515 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_GAIN2V5_MASK   0x7F000000UL

Bit mask for GAIN2V5

Definition at line 522 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_GAIN2V5_SHIFT   24

Shift value for GAIN2V5

Definition at line 521 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_MASK   0x7FFF7FFFUL

Mask for DEVINFO_ADC1CAL0

Definition at line 510 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_NEGSEOFFSET1V25_MASK   0xF0UL

Bit mask for NEGSEOFFSET1V25

Definition at line 514 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_NEGSEOFFSET1V25_SHIFT   4

Shift value for NEGSEOFFSET1V25

Definition at line 513 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_NEGSEOFFSET2V5_MASK   0xF00000UL

Bit mask for NEGSEOFFSET2V5

Definition at line 520 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_NEGSEOFFSET2V5_SHIFT   20

Shift value for NEGSEOFFSET2V5

Definition at line 519 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_OFFSET1V25_MASK   0xFUL

Bit mask for OFFSET1V25

Definition at line 512 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_OFFSET1V25_SHIFT   0

Shift value for OFFSET1V25

Definition at line 511 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_OFFSET2V5_MASK   0xF0000UL

Bit mask for OFFSET2V5

Definition at line 518 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL0_OFFSET2V5_SHIFT   16

Shift value for OFFSET2V5

Definition at line 517 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_GAIN5VDIFF_MASK   0x7F000000UL

Bit mask for GAIN5VDIFF

Definition at line 537 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_GAIN5VDIFF_SHIFT   24

Shift value for GAIN5VDIFF

Definition at line 536 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_GAINVDD_MASK   0x7F00UL

Bit mask for GAINVDD

Definition at line 531 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_GAINVDD_SHIFT   8

Shift value for GAINVDD

Definition at line 530 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_MASK   0x7FFF7FFFUL

Mask for DEVINFO_ADC1CAL1

Definition at line 525 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_NEGSEOFFSET5VDIFF_MASK   0xF00000UL

Bit mask for NEGSEOFFSET5VDIFF

Definition at line 535 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_NEGSEOFFSET5VDIFF_SHIFT   20

Shift value for NEGSEOFFSET5VDIFF

Definition at line 534 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_NEGSEOFFSETVDD_MASK   0xF0UL

Bit mask for NEGSEOFFSETVDD

Definition at line 529 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_NEGSEOFFSETVDD_SHIFT   4

Shift value for NEGSEOFFSETVDD

Definition at line 528 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_OFFSET5VDIFF_MASK   0xF0000UL

Bit mask for OFFSET5VDIFF

Definition at line 533 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_OFFSET5VDIFF_SHIFT   16

Shift value for OFFSET5VDIFF

Definition at line 532 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_OFFSETVDD_MASK   0xFUL

Bit mask for OFFSETVDD

Definition at line 527 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL1_OFFSETVDD_SHIFT   0

Shift value for OFFSETVDD

Definition at line 526 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL2_MASK   0x000000FFUL

Mask for DEVINFO_ADC1CAL2

Definition at line 540 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL2_NEGSEOFFSET2XVDD_MASK   0xF0UL

Bit mask for NEGSEOFFSET2XVDD

Definition at line 544 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL2_NEGSEOFFSET2XVDD_SHIFT   4

Shift value for NEGSEOFFSET2XVDD

Definition at line 543 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL2_OFFSET2XVDD_MASK   0xFUL

Bit mask for OFFSET2XVDD

Definition at line 542 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL2_OFFSET2XVDD_SHIFT   0

Shift value for OFFSET2XVDD

Definition at line 541 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL3_MASK   0x0000FFF0UL

Mask for DEVINFO_ADC1CAL3

Definition at line 547 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL3_TEMPREAD1V25_MASK   0xFFF0UL

Bit mask for TEMPREAD1V25

Definition at line 549 of file efm32gg12b_devinfo.h .

#define _DEVINFO_ADC1CAL3_TEMPREAD1V25_SHIFT   4

Shift value for TEMPREAD1V25

Definition at line 548 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 792 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 791 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 788 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 787 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 784 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 783 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 794 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 793 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 786 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 785 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 790 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 789 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL0

Definition at line 780 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 782 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 781 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 796 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL0_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 795 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 887 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 886 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 883 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 882 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 879 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 878 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 889 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 888 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 881 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 880 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 885 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 884 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL10

Definition at line 875 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 877 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 876 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 891 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL10_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 890 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 906 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 905 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 902 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 901 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 898 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 897 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 908 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 907 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 900 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 899 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 904 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 903 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL11

Definition at line 894 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 896 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 895 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 910 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL11_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 909 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 925 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 924 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 921 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 920 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 917 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 916 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 927 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 926 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 919 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 918 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 923 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 922 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL12

Definition at line 913 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 915 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 914 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 929 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL12_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 928 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 944 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 943 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 940 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 939 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 936 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 935 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 946 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 945 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 938 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 937 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 942 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 941 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL13

Definition at line 932 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 934 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 933 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 948 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL13_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 947 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 963 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 962 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 959 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 958 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 955 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 954 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 965 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 964 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 957 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 956 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 961 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 960 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL14

Definition at line 951 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 953 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 952 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 967 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL14_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 966 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 811 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 810 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 807 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 806 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 803 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 802 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 813 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 812 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 805 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 804 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 809 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 808 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL3

Definition at line 799 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 801 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 800 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 815 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL3_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 814 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 830 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 829 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 826 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 825 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 822 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 821 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 832 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 831 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 824 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 823 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 828 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 827 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL6

Definition at line 818 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 820 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 819 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 834 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL6_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 833 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 849 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 848 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 845 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 844 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 841 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 840 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 851 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 850 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 843 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 842 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 847 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 846 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL7

Definition at line 837 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 839 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 838 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 853 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL7_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 852 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 868 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 867 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 864 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 863 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 860 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 859 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 870 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 869 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 862 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 861 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 866 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 865 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_MASK   0xFFFF3F7FUL

Mask for DEVINFO_AUXHFRCOCAL8

Definition at line 856 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 858 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 857 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 872 of file efm32gg12b_devinfo.h .

#define _DEVINFO_AUXHFRCOCAL8_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 871 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CAL_CRC_MASK   0xFFFFUL

Bit mask for CRC

Definition at line 176 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CAL_CRC_SHIFT   0

Shift value for CRC

Definition at line 175 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CAL_MASK   0x00FFFFFFUL

Mask for DEVINFO_CAL

Definition at line 174 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CAL_TEMP_MASK   0xFF0000UL

Bit mask for TEMP

Definition at line 178 of file efm32gg12b_devinfo.h .

Referenced by calibration() , and SYSTEM_GetCalibrationTemperature() .

#define _DEVINFO_CAL_TEMP_SHIFT   16

Shift value for TEMP

Definition at line 177 of file efm32gg12b_devinfo.h .

Referenced by calibration() , and SYSTEM_GetCalibrationTemperature() .

#define _DEVINFO_CSENGAINCAL_GAINCAL_MASK   0xFFUL

Bit mask for GAINCAL

Definition at line 1703 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CSENGAINCAL_GAINCAL_SHIFT   0

Shift value for GAINCAL

Definition at line 1702 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CSENGAINCAL_MASK   0x000000FFUL

Mask for DEVINFO_CSENGAINCAL

Definition at line 1701 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CURRMON5V_MASK   0x00000000UL

Mask for DEVINFO_CURRMON5V

Definition at line 1782 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CUSTOMINFO_MASK   0xFFFF0000UL

Mask for DEVINFO_CUSTOMINFO

Definition at line 274 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CUSTOMINFO_PARTNO_MASK   0xFFFF0000UL

Bit mask for PARTNO

Definition at line 276 of file efm32gg12b_devinfo.h .

#define _DEVINFO_CUSTOMINFO_PARTNO_SHIFT   16

Shift value for PARTNO

Definition at line 275 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_1V2LNATT0_MASK   0xFFUL

Bit mask for 1V2LNATT0

Definition at line 1051 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_1V2LNATT0_SHIFT   0

Shift value for 1V2LNATT0

Definition at line 1050 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT0_MASK   0xFF00UL

Bit mask for 1V8LNATT0

Definition at line 1053 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT0_SHIFT   8

Shift value for 1V8LNATT0

Definition at line 1052 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT1_MASK   0xFF0000UL

Bit mask for 1V8LNATT1

Definition at line 1055 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_1V8LNATT1_SHIFT   16

Shift value for 1V8LNATT1

Definition at line 1054 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_3V0LNATT1_MASK   0xFF000000UL

Bit mask for 3V0LNATT1

Definition at line 1057 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_3V0LNATT1_SHIFT   24

Shift value for 3V0LNATT1

Definition at line 1056 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLNVCTRL0_MASK   0xFFFFFFFFUL

Mask for DEVINFO_DCDCLNVCTRL0

Definition at line 1049 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT0_MASK   0xFFUL

Bit mask for LPCMPHYSSELLPATT0

Definition at line 1106 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT0_SHIFT   0

Shift value for LPCMPHYSSELLPATT0

Definition at line 1105 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT1_MASK   0xFF00UL

Bit mask for LPCMPHYSSELLPATT1

Definition at line 1108 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL0_LPCMPHYSSELLPATT1_SHIFT   8

Shift value for LPCMPHYSSELLPATT1

Definition at line 1107 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL0_MASK   0x0000FFFFUL

Mask for DEVINFO_DCDCLPCMPHYSSEL0

Definition at line 1104 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS0_MASK   0xFFUL

Bit mask for LPCMPHYSSELLPCMPBIAS0

Definition at line 1113 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS0_SHIFT   0

Shift value for LPCMPHYSSELLPCMPBIAS0

Definition at line 1112 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS1_MASK   0xFF00UL

Bit mask for LPCMPHYSSELLPCMPBIAS1

Definition at line 1115 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS1_SHIFT   8

Shift value for LPCMPHYSSELLPCMPBIAS1

Definition at line 1114 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS2_MASK   0xFF0000UL

Bit mask for LPCMPHYSSELLPCMPBIAS2

Definition at line 1117 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS2_SHIFT   16

Shift value for LPCMPHYSSELLPCMPBIAS2

Definition at line 1116 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS3_MASK   0xFF000000UL

Bit mask for LPCMPHYSSELLPCMPBIAS3

Definition at line 1119 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_LPCMPHYSSELLPCMPBIAS3_SHIFT   24

Shift value for LPCMPHYSSELLPCMPBIAS3

Definition at line 1118 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPCMPHYSSEL1_MASK   0xFFFFFFFFUL

Mask for DEVINFO_DCDCLPCMPHYSSEL1

Definition at line 1111 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS0_MASK   0xFFUL

Bit mask for 1V2LPATT0LPCMPBIAS0

Definition at line 1062 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS0_SHIFT   0

Shift value for 1V2LPATT0LPCMPBIAS0

Definition at line 1061 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS1_MASK   0xFF0000UL

Bit mask for 1V2LPATT0LPCMPBIAS1

Definition at line 1066 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V2LPATT0LPCMPBIAS1_SHIFT   16

Shift value for 1V2LPATT0LPCMPBIAS1

Definition at line 1065 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS0_MASK   0xFF00UL

Bit mask for 1V8LPATT0LPCMPBIAS0

Definition at line 1064 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS0_SHIFT   8

Shift value for 1V8LPATT0LPCMPBIAS0

Definition at line 1063 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS1_MASK   0xFF000000UL

Bit mask for 1V8LPATT0LPCMPBIAS1

Definition at line 1068 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_1V8LPATT0LPCMPBIAS1_SHIFT   24

Shift value for 1V8LPATT0LPCMPBIAS1

Definition at line 1067 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL0_MASK   0xFFFFFFFFUL

Mask for DEVINFO_DCDCLPVCTRL0

Definition at line 1060 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS2_MASK   0xFFUL

Bit mask for 1V2LPATT0LPCMPBIAS2

Definition at line 1073 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS2_SHIFT   0

Shift value for 1V2LPATT0LPCMPBIAS2

Definition at line 1072 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS3_MASK   0xFF0000UL

Bit mask for 1V2LPATT0LPCMPBIAS3

Definition at line 1077 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V2LPATT0LPCMPBIAS3_SHIFT   16

Shift value for 1V2LPATT0LPCMPBIAS3

Definition at line 1076 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS2_MASK   0xFF00UL

Bit mask for 1V8LPATT0LPCMPBIAS2

Definition at line 1075 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS2_SHIFT   8

Shift value for 1V8LPATT0LPCMPBIAS2

Definition at line 1074 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS3_MASK   0xFF000000UL

Bit mask for 1V8LPATT0LPCMPBIAS3

Definition at line 1079 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_1V8LPATT0LPCMPBIAS3_SHIFT   24

Shift value for 1V8LPATT0LPCMPBIAS3

Definition at line 1078 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL1_MASK   0xFFFFFFFFUL

Mask for DEVINFO_DCDCLPVCTRL1

Definition at line 1071 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS0_MASK   0xFFUL

Bit mask for 1V8LPATT1LPCMPBIAS0

Definition at line 1084 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS0_SHIFT   0

Shift value for 1V8LPATT1LPCMPBIAS0

Definition at line 1083 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS1_MASK   0xFF0000UL

Bit mask for 1V8LPATT1LPCMPBIAS1

Definition at line 1088 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_1V8LPATT1LPCMPBIAS1_SHIFT   16

Shift value for 1V8LPATT1LPCMPBIAS1

Definition at line 1087 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS0_MASK   0xFF00UL

Bit mask for 3V0LPATT1LPCMPBIAS0

Definition at line 1086 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS0_SHIFT   8

Shift value for 3V0LPATT1LPCMPBIAS0

Definition at line 1085 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS1_MASK   0xFF000000UL

Bit mask for 3V0LPATT1LPCMPBIAS1

Definition at line 1090 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_3V0LPATT1LPCMPBIAS1_SHIFT   24

Shift value for 3V0LPATT1LPCMPBIAS1

Definition at line 1089 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL2_MASK   0xFFFFFFFFUL

Mask for DEVINFO_DCDCLPVCTRL2

Definition at line 1082 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS2_MASK   0xFFUL

Bit mask for 1V8LPATT1LPCMPBIAS2

Definition at line 1095 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS2_SHIFT   0

Shift value for 1V8LPATT1LPCMPBIAS2

Definition at line 1094 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS3_MASK   0xFF0000UL

Bit mask for 1V8LPATT1LPCMPBIAS3

Definition at line 1099 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_1V8LPATT1LPCMPBIAS3_SHIFT   16

Shift value for 1V8LPATT1LPCMPBIAS3

Definition at line 1098 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS2_MASK   0xFF00UL

Bit mask for 3V0LPATT1LPCMPBIAS2

Definition at line 1097 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS2_SHIFT   8

Shift value for 3V0LPATT1LPCMPBIAS2

Definition at line 1096 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS3_MASK   0xFF000000UL

Bit mask for 3V0LPATT1LPCMPBIAS3

Definition at line 1101 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_3V0LPATT1LPCMPBIAS3_SHIFT   24

Shift value for 3V0LPATT1LPCMPBIAS3

Definition at line 1100 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DCDCLPVCTRL3_MASK   0xFFFFFFFFUL

Mask for DEVINFO_DCDCLPVCTRL3

Definition at line 1093 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DEVINFOREV_MAJOR_MASK   0xE0UL

Bit mask for MAJOR

Definition at line 460 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DEVINFOREV_MAJOR_SHIFT   5

Shift value for MAJOR

Definition at line 459 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DEVINFOREV_MASK   0x000000FFUL

Mask for DEVINFO_DEVINFOREV

Definition at line 456 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DEVINFOREV_MINOR_MASK   0x1FUL

Bit mask for MINOR

Definition at line 458 of file efm32gg12b_devinfo.h .

#define _DEVINFO_DEVINFOREV_MINOR_SHIFT   0

Shift value for MINOR

Definition at line 457 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EMUTEMP_EMUTEMPROOM_MASK   0xFFUL

Bit mask for EMUTEMPROOM

Definition at line 465 of file efm32gg12b_devinfo.h .

Referenced by calibration() .

#define _DEVINFO_EMUTEMP_EMUTEMPROOM_SHIFT   0

Shift value for EMUTEMPROOM

Definition at line 464 of file efm32gg12b_devinfo.h .

Referenced by calibration() .

#define _DEVINFO_EMUTEMP_MASK   0x000000FFUL

Mask for DEVINFO_EMUTEMP

Definition at line 463 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48H_MASK   0x0000FFFFUL

Mask for DEVINFO_EUI48H

Definition at line 269 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48H_OUI48H_MASK   0xFFFFUL

Bit mask for OUI48H

Definition at line 271 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48H_OUI48H_SHIFT   0

Shift value for OUI48H

Definition at line 270 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48L_MASK   0xFFFFFFFFUL

Mask for DEVINFO_EUI48L

Definition at line 262 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48L_OUI48L_MASK   0xFF000000UL

Bit mask for OUI48L

Definition at line 266 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48L_OUI48L_SHIFT   24

Shift value for OUI48L

Definition at line 265 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48L_UNIQUEID_MASK   0xFFFFFFUL

Bit mask for UNIQUEID

Definition at line 264 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EUI48L_UNIQUEID_SHIFT   0

Shift value for UNIQUEID

Definition at line 263 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_CONNECTION_MASK   0xFF00UL

Bit mask for CONNECTION

Definition at line 247 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_CONNECTION_NONE   0x000000FFUL

Mode NONE for DEVINFO_EXTINFO

Definition at line 250 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_CONNECTION_SDIO   0x00000002UL

Mode SDIO for DEVINFO_EXTINFO

Definition at line 249 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_CONNECTION_SHIFT   8

Shift value for CONNECTION

Definition at line 246 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_CONNECTION_SPI   0x00000001UL

Mode SPI for DEVINFO_EXTINFO

Definition at line 248 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_MASK   0x00FFFFFFUL

Mask for DEVINFO_EXTINFO

Definition at line 235 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_REV_MASK   0xFF0000UL

Bit mask for REV

Definition at line 255 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_REV_NONE   0x000000FFUL

Mode NONE for DEVINFO_EXTINFO

Definition at line 257 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_REV_REV1   0x00000001UL

Mode REV1 for DEVINFO_EXTINFO

Definition at line 256 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_REV_SHIFT   16

Shift value for REV

Definition at line 254 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_TYPE_AT25S041   0x00000002UL

Mode AT25S041 for DEVINFO_EXTINFO

Definition at line 239 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_TYPE_IS25LQ040B   0x00000001UL

Mode IS25LQ040B for DEVINFO_EXTINFO

Definition at line 238 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_TYPE_MASK   0xFFUL

Bit mask for TYPE

Definition at line 237 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_TYPE_NONE   0x000000FFUL

Mode NONE for DEVINFO_EXTINFO

Definition at line 241 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_TYPE_SHIFT   0

Shift value for TYPE

Definition at line 236 of file efm32gg12b_devinfo.h .

#define _DEVINFO_EXTINFO_TYPE_WF200   0x00000003UL

Mode WF200 for DEVINFO_EXTINFO

Definition at line 240 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 564 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 563 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 560 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 559 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 556 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 555 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 566 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 565 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 558 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 557 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 562 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 561 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_MASK   0xFFFF3F7FUL

Mask for DEVINFO_HFRCOCAL0

Definition at line 552 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 554 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 553 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 568 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL0_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 567 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 659 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 658 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 655 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 654 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 651 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 650 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 661 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 660 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 653 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 652 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 657 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 656 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_MASK   0xFFFF3F7FUL

Mask for DEVINFO_HFRCOCAL10

Definition at line 647 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 649 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 648 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 663 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL10_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 662 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 678 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 677 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 674 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 673 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 670 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 669 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 680 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 679 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 672 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 671 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 676 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 675 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_MASK   0xFFFF3F7FUL

Mask for DEVINFO_HFRCOCAL11

Definition at line 666 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 668 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 667 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 682 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL11_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 681 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 697 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 696 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 693 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 692 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 689 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 688 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 699 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 698 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 691 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 690 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 695 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 694 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_MASK   0xFFFF3F7FUL

Mask for DEVINFO_HFRCOCAL12

Definition at line 685 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 687 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 686 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 701 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL12_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 700 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 716 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 715 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 712 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 711 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 708 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 707 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 718 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 717 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 710 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 709 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 714 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 713 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_MASK   0xFFFF3F7FUL

Mask for DEVINFO_HFRCOCAL13

Definition at line 704 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 706 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 705 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 720 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL13_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 719 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 735 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 734 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 731 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 730 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 727 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 726 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 737 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 736 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 729 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 728 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 733 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 732 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_MASK   0xFFFF3F7FUL

Mask for DEVINFO_HFRCOCAL14

Definition at line 723 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_TUNING_MASK   0x7FUL

Bit mask for TUNING

Definition at line 725 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_TUNING_SHIFT   0

Shift value for TUNING

Definition at line 724 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_VREFTC_MASK   0xF0000000UL

Bit mask for VREFTC

Definition at line 739 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL14_VREFTC_SHIFT   28

Shift value for VREFTC

Definition at line 738 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_CLKDIV_MASK   0x6000000UL

Bit mask for CLKDIV

Definition at line 754 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_CLKDIV_SHIFT   25

Shift value for CLKDIV

Definition at line 753 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_CMPBIAS_MASK   0xE00000UL

Bit mask for CMPBIAS

Definition at line 750 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_CMPBIAS_SHIFT   21

Shift value for CMPBIAS

Definition at line 749 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_FINETUNING_MASK   0x3F00UL

Bit mask for FINETUNING

Definition at line 746 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_FINETUNING_SHIFT   8

Shift value for FINETUNING

Definition at line 745 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_FINETUNINGEN_MASK   0x8000000UL

Bit mask for FINETUNINGEN

Definition at line 756 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_FINETUNINGEN_SHIFT   27

Shift value for FINETUNINGEN

Definition at line 755 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_FREQRANGE_MASK   0x1F0000UL

Bit mask for FREQRANGE

Definition at line 748 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_FREQRANGE_SHIFT   16

Shift value for FREQRANGE

Definition at line 747 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_LDOHP_MASK   0x1000000UL

Bit mask for LDOHP

Definition at line 752 of file efm32gg12b_devinfo.h .

#define _DEVINFO_HFRCOCAL15_LDOHP_SHIFT   24

Shift value for LDOHP

Definition at line 751